

### Parahyonath Charlette Guard

(Approved by AICTE New Delhi & Govt, of Maharashtra, Affiliated to University of Mumbai) (Religious Jain Minority)

## DEPARTMENT OF COMPUTER SCIENCE AND ENGINEERING DATA SCIENCE <u>UNIT TEST-II-Solution</u> Semester: III

**Subject: DLCA Class: SE** Max marks: 40

| Q.1 | Attempt any two.                                                                                                                                                                                                                                                                          | Marks |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| (a) | Write a short note on Address Sequencing technique in micro-control unit.                                                                                                                                                                                                                 |       |
|     | Address Sequencing                                                                                                                                                                                                                                                                        |       |
|     | Microinstructions are stored in control memory in groups, with each group specifying a routine.                                                                                                                                                                                           |       |
|     | To appreciate the address sequencing in a micro-program control unit, let us specify the<br>steps that the control must undergo during the execution of a single computer instruction.                                                                                                    |       |
|     | Step-1:                                                                                                                                                                                                                                                                                   |       |
|     | <ul> <li>An initial address is loaded into the control address register when power is turned on in<br/>the computer.</li> </ul>                                                                                                                                                           |       |
|     | This address is usually the address of the first microinstruction that activates the instruction fetch routine.                                                                                                                                                                           |       |
|     | The fetch routine may be sequenced by incrementing the control address register through<br>the rest of its microinstructions.                                                                                                                                                             |       |
|     | At the end of the fetch routine, the instruction is in the instruction register of the computer.                                                                                                                                                                                          |       |
|     | Step-2:                                                                                                                                                                                                                                                                                   |       |
|     | The control memory next must go through the routine that determines the effective<br>address of the operand.                                                                                                                                                                              |       |
|     | <ul> <li>A machine instruction may have bits that specify various addressing modes, such as<br/>indirect address and index registers.</li> </ul>                                                                                                                                          |       |
|     | The effective address computation routine in control memory can be reached through a<br>branch microinstruction, which is conditioned on the status of the mode bits of the<br>instruction.                                                                                               |       |
|     | When the effective address computation routine is completed, the address of the operand<br>is available in the memory address register.                                                                                                                                                   |       |
|     | Step-3:                                                                                                                                                                                                                                                                                   |       |
|     | The next step is to generate the microoperations that execute the instruction fetched from memory.                                                                                                                                                                                        |       |
|     | The microoperation steps to be generated in processor registers depend on the operation<br>code part of the instruction.                                                                                                                                                                  |       |
|     | <ul> <li>Each instruction has its own micro-program routine stored in a given location of control<br/>memory.</li> </ul>                                                                                                                                                                  |       |
|     | <ul> <li>The transformation from the instruction code bits to an address in control memory where the routine is located is referred to as a <i>mapping</i> process.</li> <li>A mapping procedure is a rule that transforms the instruction code into a control memory address.</li> </ul> |       |

|     | Step-4:  Conce the required routine is may be sequenced by incren Micro-programs that employ return address.  Return address.  Return addresses cannot be a When the execution of the inroutine.  This is accomplished by executions of the fetch routine.  In summary, the address sequence.  Incrementing of the control of the | enting the control a<br>subroutines will re-<br>ored in ROM beca-<br>truction is comple-<br>uting an uncondition<br>ag capabilities req-<br>ldress register<br>itional branch, dep-<br>orts of the instructi- | iddress regist<br>squire an extense the unit he<br>ted, control nonal branch no<br>quired in a control of second | er mal register for nas no writing nust return to nicroinstruction ontrol memor ntus bit condit | or storing the capability. the fetch on to the first y are: |     |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----|
| (b) | INDRCT: F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | H routine of in  R G G G  C T A R  A D , I N C P G  R T A R  E A P  A R                                                                                                                                       |                                                                                                                  | JMP<br>RET                                                                                      | NEXT NEXT                                                   | [5] |
| (c) | Explain Delay element method for execution                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | METHOD<br>behavior<br>led in 1<br>flowcher<br>Cijj                                                                                                                                                            | ur of the for                                                                                                    | conba<br>am of<br>time                                                                          | bl<br>ti                                                    | [5] |

i e at ti: Activati & C1,j3 t2: Activati & C2,j3

at to : Activate & conj3

- → Once the flow chart is complete, the individual ckts for each {Cij} are formed
- -> It is obvious that the instruction; will be executed when all the steps of Ecisi? are performed from Cis, Cois, Cois. Cois.
- → But all these steps should not be berformed together, instead there should be finite time gap (delay) between every 2 steps
- > The delay in the ckt is introduced by a "D" Flipflop.

Delay time = t2-t1 = t3-t2 = one clk

- Thus one after another all steps are ferformed in the order of flowchart.



in) A conditional branch (decision box)
of flowchart is emplemented by a
fair of AND gates.





If x=1: gate on the left will be active x=0: gate on right will be active.



| (d)    | Compare Hardw                | Compare Hardwired and Microprogrammed control unit.         |                                                                           |      |  |  |
|--------|------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------|------|--|--|
|        | Basis of<br>Differentiation  | Hardwired Control Unit                                      | Microprogrammed Control Unit                                              |      |  |  |
|        | Basic                        | It is a circuitry approach.                                 | This control unit is implemented by programming                           |      |  |  |
|        | Design                       | RISC style instructions                                     | CISC style instructions                                                   |      |  |  |
|        | Modification                 | Modification is difficult as the control unit is hardwired. | Modifications are easy in ease of microprogrammed control unit as it will |      |  |  |
|        | Basis of<br>Differentiation  | Modifying it will require the<br>Hardwired Control Unit     | Microprogrammed Control Unit                                              |      |  |  |
|        |                              | change in hardware.                                         | require the in change in the code only.                                   |      |  |  |
|        | Instructions                 | It works well for simple instructions.                      | It works well for complex instructions also.                              |      |  |  |
|        | Costing                      | Implementing hardwired structure requires a cost.           | Implementing microprograms is not costly.                                 |      |  |  |
|        | Control memory               | No control memory is required                               | Control memory is required                                                |      |  |  |
|        | ExecutionSpeed               | Faster execution                                            | Execution Speed                                                           |      |  |  |
| Q.2(a) | are 7 bits in the  1. Size o |                                                             | KB with block size 1 KB. There                                            | [10] |  |  |

We consider that the memory is byte addressable.

Number of Bits in Block Offset-

We have, Block size

- = 1 KB
- $=2^{10}$  bytes

Thus, Number of bits in block offset = 10 bits



Number of Bits in Line Number-

Total number of lines in cache

- = Cache size / Line size
- = 512 KB / 1 KB
- $=2^9$  lines

Thus, Number of bits in line number = 9 bits



Number of Bits in Physical Address-

Number of bits in physical address

- = Number of bits in tag + Number of bits in line number + Number of bits in block offset
- = 7 bits + 9 bits + 10 bits
- = 26 bits

Thus, Number of bits in physical address = 26 bits

Size of Main Memory-

We have,

Number of bits in physical address = 26 bits

Thus, Size of main memory

- $=2^{26}$  bytes
- = 64 MB

|        | Tag Directory Size-                                                                                                                                                           |      |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|        |                                                                                                                                                                               |      |
|        | Tag directory size                                                                                                                                                            |      |
|        | = Number of tags x Tag size                                                                                                                                                   |      |
|        | = Number of lines in cache x Number of bits in tag                                                                                                                            |      |
|        | $=2^9 \times 7 \text{ bits}$                                                                                                                                                  |      |
|        | = 3584 bits                                                                                                                                                                   |      |
|        | = 448 bytes                                                                                                                                                                   |      |
|        | Thus, size of tag directory = 448 bytes                                                                                                                                       |      |
|        | OR                                                                                                                                                                            |      |
| Q.2(b) | Consider a fully associative mapped cache of size 16 KB with block size 256 bytes. The size of main memory is 128 KB. Determine Number of bits in tag and tag directory size. | [10] |
|        | We consider that the memory is byte addressable.                                                                                                                              |      |
|        | Number of Bits in Physical Address-                                                                                                                                           |      |
|        | We have,                                                                                                                                                                      |      |
|        | Size of main memory                                                                                                                                                           |      |
|        | = 128 KB                                                                                                                                                                      |      |
|        | = 2 <sup>17</sup> bytes                                                                                                                                                       |      |
|        | Thus, Number of bits in physical address = 17 bits                                                                                                                            |      |
|        | 17 bits                                                                                                                                                                       |      |
|        |                                                                                                                                                                               |      |
|        | Tag / Block Number Block Offset                                                                                                                                               |      |
|        | Number of Bits in Block Offset-                                                                                                                                               |      |
|        | We have, Block size                                                                                                                                                           |      |
|        | = 256 bytes                                                                                                                                                                   |      |
|        | = 2 <sup>8</sup> bytes                                                                                                                                                        |      |
|        | Thus, Number of bits in block offset = 8 bits                                                                                                                                 |      |



Number of Bits in Tag-

Number of bits in tag

- = Number of bits in physical address Number of bits in block offset
- = 17 bits 8 bits
- = 9 bits

Thus, Number of bits in tag = 9 bits



Number of Lines in Cache-

Total number of lines in cache

- = Cache size / Line size
- = 16 KB / 256 bytes
- =  $2^{14}$  bytes /  $2^8$  bytes
- = 2<sup>6</sup> lines

Tag Directory Size-

Tag directory size

- = Number of tags x Tag size
- = Number of lines in cache x Number of bits in tag
- $= 2^6 \times 9 \text{ bits}$

|        | = 576 bits                                                                                                                                                                                                                                                                                                                                                                                     |     |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|        | = 72 bytes                                                                                                                                                                                                                                                                                                                                                                                     |     |
|        | Thus, size of tag directory = 72 bytes                                                                                                                                                                                                                                                                                                                                                         |     |
| Q.2(c) | Explain different types of primary memory.                                                                                                                                                                                                                                                                                                                                                     | [5] |
|        | Types of Memory  (Primary memory)  RAM ROM  RAM PROM EPROM EEPROM  Memory is a liasic component of a microcomputer system.  It stores hinary instructions and data for the microprocessor.  There are various types of memory which can be classified into 2 mains groups: main memory and secondary memory.  Primary main memories are RAM (Random Access Memory) and ROM  (Read Only memory) |     |

#### Barriaganatic Cincateriate Courses



(Approved by AICH New Delhi & Govt of Maharashtra, Affiliated to University of Mumbai)
(Religious Jako Minority)

→ Secondary storage memories are magnetic takes and magnetic disks.

→ the memory is made up of registers and each register has a group of flip flops that store lite of informs; these flip flops are called memory tells.

RAM stands for random access memory.

- → RAM loses its contents when the fower is turned off.
- -> RAM is called as volatile memory
- → RAM is used for storing the bulk of the programs and dalā that are subject to change.
- -> A chip select, cs, enables or disable the RAM.
- -> ADRS specifies the address/location to read from or write to
- and writing to memory.

  Read WR ⇒ set to 0

  Out will be no but value stored at ADRS

### Receivements Characterists Courts



### A. P. SIMI INSHHUUD OF TROUNOLOGY

(Approved by AICTI New Delhi & Govt. of Maharashtra, Affiliased to University of Mumbai)
(Religious Jain Minority)

DATA is on hit value to save in

ABRS OUT TO ABRS

Jhere are k address lines which can specify one of 2k addresses.

→ Each address contains an n bit

→ Each address contains an n bit

RAM are of 2 types STATIC RAM (SRAM)

→ It is easier to use and has shorter read and write cycles.

→ 9t consists of internal flip flops that Store lunary inform.

→ The stored inform remains valid as long as power is applied to the unit.

> SRAM desires are low density, high

→ All computer memory modules used in today's computers are of SRAM type.

#### Burnivarial Charlette Cause



### A P. SHAH IMSHAHAMP OF TREEHMOLOGY

(Approved by AICTI New Delhi & Govt. of Maharashtra, Affiliased to University of Mumbai) (Religious Jain Minority)

## DYNAMIC RAM (DRAM)

- -> DRAM stores the binary informing the form of electric charges that are applied to capocitors.
- → It is a refreshing type memory.

  As long as power is maintained on the memory modules of DRAM will hold its inform?
- → The content of DRAM memory disapper from memory within millisec, so to maintain the data it should be refreshed periodically.
- → this makes DRAM memory much Blower than SRAM.
- -> The stored charge on capacitors lend to discharge with time and the cap needs to recharged periodically by refreshing the dynamic memory.
- -> DRAM offers reduced power consumption and larger storage capacity in a single memory chip

### OR

Q.2(d) Explain various characteristics of memory.

CHARACTERISTICS OF MEMORY

→ the key charactivistics of memory devices are as follows:

i) Location: It deals with the location of memory device in the compulir system. There are 3 possible location.

o) CPU: This is often in the form of CPU registers and small amount of cache.

b) Internal / Main: This is the main memory like RAM or ROM.

-> The CPU can directly access the

External / Secondary: It comprises of secondary storage devices like hard disks, magnetic tapes.

-> CPU downt have access to these devices directly.

→ It uses device controllers to access
secondary devices.

#### Receivements Characters Courses



### A P. SIVAII INSTRUME OF TECHNOLOGY

(Approved by AICTI New Delhi & Govt. of Maharashtra, Affiliated to University of Mumbai) (Religious Jain Minority)

- ii) Capacity: It is expressed in terms
- a) Word size Words are expressed in hylis (8 lils).
- number of lytes.
- -> commonly used word sizes are I luyle (8 lits), 2 luyles (16 lils) and 4 luyles (32 lils)
- b) Number of words This specifies the number of words available is the farticular memory device
- no of lite that can be read or written into the memory at a time.
- I use of main memory, it is mostly equal to word size.
- Iransfer is not limited to word size

### Bouch variable Whosterble Gray No.



### A D STATE INSTRUMENT OF TRECTION OF

(Approved by AICTI New Delhi & Govt. of Maharashtra, Affiliased to University of Mumbai)
(Religious Jain Minority)

iv) Access Methods: It is the fundaments, whereacteristic of memory devices.

as he accessed.

There are 3 types:

- a) Random Access: If storage location in a farticular memory device can be accessed in any order and access time is independent of memory local being accessed, then such memory devices are said to have random access mechanism.
- -> RAM IC's use this mechanism.
- b) Serial Access: If memory locations can be accessed only in a certain bredetermined sequence, this access method is called serial access.

  Magnetic Tapes, CD-ROMS employ serial access methods.
  - c) Semi random access: In this each brack has a read purite head thus each brack can be accessed randomly but access within each brack is restricted to serial access.

### Receivementh Characters Course



## A. P. SHAH INSHHUMB OF TROUNOLOGY

(Approved by AICTI New Delhi & Govt. of Maharashtra, Affiliased to University of Mumbai) (Religious Jain Minority)

- v) Performance: 3 parameters delirmine the performance of memory.
- o) Access time: Jime taken by memory to complete read/write apen from the instant that an address is sent to the memory for random access memories. It is the time taken to position read and write head at the desired lock.
- b) Memory cycle time: It is defined only for random access memories of it is the sum of access time and additional time regd before second access can commence.
- c) Transfer rate: Defined as rate at which date can be transferred into or out of a memory unit.
- vi) Physical type: Memory devices can be either semiconductor memory (like RAM) or magnetic surface memory (like hard disks)

### Specimental Singletale Vando



## A. P. SHAH INSURPRIES OF TREE NO LOCKY

(Approved by AICIE New Dehit & Govs. of Maharashtra, Affiliated to University of Manshot) (Resignos Juna Macority)

- vii) Physical charactiristics:
- o) Volatile / Non-Volatile: If a memory denices continues hold data even if fourer is turned off, then memory denice is non volatile else it is volatile.
- viii) Organization:
  - o) Érasable / Non Erasable: The menns in which data once programmed cannot-be erased are called as non erasable memories. Memories in which data can be erased - erasable menory.

Q.3 (a) Illustrate Flynn's classification.

[10]

### Flynn's Classification

#### Introduction

The most popular taxonomy of computer architecture was defined by Flynn in 1966. Flynn's classification scheme is based on the notion of a stream of information. Two types of information flow into a processor: instructions and data. The instruction stream is defined as the sequence of instructions performed by the processing unit. The data stream is defined as the data traffic exchanged between the memory and the processing unit.



According to Flynn's classification, either of the instruction or data streams can be single or multiple.

- Single-instruction single-data streams (SISD);
- Single-instruction multiple-data streams (SIMD);
- Multiple-instruction single-data streams (MISD); and
- Multiple-instruction multiple-data streams (MIMD).

Conventional single-processor von Neumann computers are classified as SISD systems. Parallel computers are either SIMD or MIMD. When there is only one control unit and all processors execute the same instruction in a synchronized fashion, the parallel machine is classified as SIMD. In a MIMD machine, each processor has its own control unit and can execute different instructions on different data.

### SISD Architecture

In computing, SISD is a computer architecture in which a single uni-core processor, executes a single instruction stream, to operate on data stored in a single memory.

- Single instruction: only one instruction stream is being acted on by the CPU during any one clock cycle
- Single data: only one data stream is being used as input during any one clock cycle Deterministic execution
- This is the oldest and until recently, the most prevalent form of computer Examples: most PCs, single CPU workstations and mainframes



#### SIMD Architecture

The SIMD architecture performs a single, identical action simultaneously on multiple data pieces. Here we have a single control unit (CU) and more than one processing unit (PU). For e.g. a single instruction to fetch multiple files.

- Single instruction: All processing units execute the same instruction at any given clock cycle
- · Multiple data: Each processing unit can operate on a different data element
- This type of machine typically has an instruction dispatcher, a very high-bandwidth internal network, and a very large array of very small-capacity instruction units.
- Best suited for specialized problems characterized by a high degree of regularity, such as image processing.



- Two varieties: Processor Arrays and Vector Pipelines Examples:
  - Processor Arrays: Connection Machine CM-2, Maspar MP-1, MP-2
  - Vector Pipelines: IBM 9000, Cray C90, Fujitsu VP, NEC SX-2, Hitachi S820

#### MISD Architecture

Multiple Instruction, Single Data (MISD) computers have multiple processors. Each processor uses a different algorithm but uses same shared input data. MISD computers can analyze same set of data using several different operations at same time. The number of operations depends upon number of processors.

There aren't many actual examples of MISD computers, for e.g. fault-tolerant computers executing the same instructions redundantly in order to detect and mask errors.

- · A single data stream is fed into multiple processing units.
- Each processing unit operates on the data independently via independent instruction streams.
- Few actual examples of this class of parallel computer have ever existed. One is the
  experimental Carnegie-Mellon C.mmp computer (1971).
- · Some conceivable uses might be:
  - · Multiple frequency filters operating on a single signal stream
  - Multiple cryptography algorithms attempting to crack a single coded message.



#### MIMD Architecture

Multiple-instruction multiple-data streams (MIMD) parallel architectures are made of multiple processors and multiple memory modules connected together via some interconnection network. It means that parallel units have separate instructions, so each of them can do something different at any given time.

While technically it's true that most modern desktop/laptops are MIMD. Using the MIMD, each processor in a multiprocessor system can execute asynchronously different set of the instructions independently on the different set of data units.

They fall into two broad categories: shared memory or message passing. Processors exchange information through their central shared memory in shared memory systems, and exchange information through their interconnection network in message passing systems.

- Currently, the most common type of parallel computer. Most modern computers fall into this category.
- Multiple Instruction: every processor may be executing a different instruction stream Multiple Data: every processor may be working with a different data stream
- Execution can be synchronous or asynchronous, deterministic or non-deterministic
- Examples: most current supercomputers, networked parallel computer "grids" and multi-processor SMP computers - including some types of PCs.
- A shared memory system typically accomplishes interprocessor coordination through a global memory shared by all processors. These are typically server systems that communicate through a bus and cache memory controller.



OR

Q.3 (b) Explain the performance measures of pipelining.

[10]

### Performance of Pipelined Execution-

The following parameters serve as criterion to estimate the performance of pipelined execution-

Speed Up

Efficiency.

Throughput

# 1. Speed Up-

It gives an idea of "how much faster" the pipelined execution is as compared to non-pipelined execution.

It is calculated as-

## 2. Efficiency-

The efficiency of pipelined execution is calculated as-

```
Efficiency (η) = Speed Up

Number of stages in Pipelined Architecture
```

OR

Efficiency (η) = Number of boxes utilized in phase-time diagram

Total number of boxes in phase-time diagram

### 3. Throughput-

Throughput is defined as number of instructions executed per unit time.

It is calculated as-

Throughput = Number of instructions executed

Total time taken

Response time is the time from start to completion of a task. This also includes: Operating system overhead. Waiting for I/O and other processes Accessing disk and memory Time spent executing on the CPU or execution time. Throughput is the total amount of work done in a given time. CPU execution time is the total time a CPU spends computing on a given task. It also excludes time for I/O or running other programs. This is also referred to as simply CPU time. Performance is determined by execution time as performance is inversely proportional to execution How to Improve Performance? To improve performance you can either: Decrease the CPI (clock cycles per instruction) by using new Hardware. Decrease the clock time or Increase clock rate by reducing propagation delays or by use Decrease the number of required cycles or improve ISA or Compiler. In instruction pipelining. A form of parallelism called as instruction level parallelism is implemented. Multiple instructions execute simultaneously. The efficiency of pipelined execution is more than that of non-pipelined execution. Illustrate and derive the expression for Amdahls law. Q.3(c)[5]

## AMDAHL'S LAW.

-> Amount's law relates the improvement of system's performance with the parts that doctor perform well.

→ This law is often used in farallel computing to fredict the theoretical speedup when using multiple processors.

-> Amdahl's law is expressed mathematically

as speed up max 
$$\leq \frac{1}{F + (1-F)}$$

$$S(P) \leq \frac{1}{F + (1-F)}$$

where b: no of processors

F: sequential fraction of program

1-F: parallel fraction of program.

processor as wells as p no. of processors.

processor as wells as p no. of processors.

Let F be the sequential part of program

i. 1-F will be the parallel part of

program.

|         | Speed up = Jime taken by single  frocusions  = T(9) T(p).  Let T(9) = T  T(p) = Sequential time + Parallel time  = F.T + CDECF (1-F).T  P  S(p) = T  F.T + (1-F).T  S(p) = I  F + (1-F)  P  S(p) will always be less than or equal  to 1  S(p) \( \frac{1}{F} + \frac{(1-F)}{F} + (1 |     |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|         | OR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| Q.3 (d) | A program having 10 instructions is executed on non-pipeline and pipeline processors. All instructions are of same length and having 4 pipeline stages and time required to each stage is 1ns.  1) Calculate time required to execute the program on non-pipeline and pipeline processor.  2) Calculate speed-up  Solution:  Non pipeline processor: Cycle time = 4*10 = 40 nsec  Pipeline Processor (4 Stages): 2. Cycle time = 10+3=13 nsec  Speedup = 40/13 = 3.08                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | [5] |